深圳市中立信电子科技有限公司

16年

深圳市中立信电子科技有限公司

卖家积分:24001分-25000分营业执照:已审核经营模式:贸易/代理/分销所在地区:广东 深圳企业网站:
http://www.zlxele.com

收藏本公司 人气:697343

企业档案

  • 相关证件:营业执照已审核 
  • 会员类型:
  • 会员年限:16年
  • 叶先生 QQ:2270672799
  • 电话:0755-23956688
  • 手机:13410226883
  • 王先生 QQ:3383957101
  • 电话:0755-23956688
  • 阿库IM:
  • 地址:深圳市福田区彩田路彩虹新都大厦彩荟阁7A室
  • 传真:0755-23956688
  • E-mail:Lee@zlxele.com

产品分类

优势库存(1000)普通库存(79813)集成电路(IC)(294)电源IC(283)半导体存储器(70)二极管(145)三极管(75)场效应管MOSFET(66)可控硅IGBT(28)单片机(292)电阻器(26)电感器(3)电位器(9)电源/稳压器(1)微调电位器(1)石英晶体器件(79)连接器/接插件(1)开关(5)传感器(26)保险丝(85)放电管(1)变压器(2)继电器(1)放大器(105)光电子/光纤/激光(12)LED(55)PLC/可编程控制器(1)其他未分类(884)
LCMXO640C-3TN144C FPGA
LCMXO640C-3TN144C FPGA
<>

LCMXO640C-3TN144C FPGA

输入/输出端数量:

: 113 I/O

工作电源电压:

: 1.8 V, 2.5 V, 3.3 V

工作电源电流:

: 17 mA

分布式RAM:

: 6.1 kbit

工作温度:

: 0 ℃

工作温度:

: + 85 ℃

产品信息

LCMXO640C-3TN144C

FPGA - 现场可编程门阵列 640 LUTS 113 I/O


Introduction LCMXO640C-3TN144C

The MachXO is optimized to meet the requirements of

applications traditionally addressed by CPLDs and low

capacity FPGAs: glue logic, bus bridging, bus interfacing,

power-up control, and control logic. These devices

bring together the best features of CPLD and FPGA

devices on a single chip.


Features LCMXO640C-3TN144C

 Non-volatile, Infinitely Reconfigurable

• Instant-on – powers up in microseconds

• Single chip, no external configuration memory required

• Excellent design security, no bit stream to intercept

• Reconfigure SRAM based logic in milliseconds

• SRAM and non-volatile memory programmable

through JTAG port

• Supports background programming of

non-volatile memory LCMXO640C-3TN144C


 TransFR™ Reconfiguration (TFR)

• In-field logic update while system operates

 High I/O to Logic Density

• 256 to 2280 LUT4s

• 73 to 271 I/Os with extensive package options

• Density migration supported

• Lead free/RoHS compliant packaging

 Embedded and Distributed Memory

• Up to 27.6 Kbits sysMEM™ Embedded Block RAM

• Up to 7.7 Kbits distributed RAM

• Dedicated FIFO control logic

 Flexible I/O Buffer

• Programmable sysIO™ buffer supports wide

range of interfaces:

— LVCMOS 3.3/2.5/1.8/1.5/1.2

— LVTTL

— PCI

— LVDS, Bus-LVDS, LVPECL, RSDS

 sysCLOCK™ PLLs

• Up to two analog PLLs per device

• Clock multiply, divide, and phase shifting

 System Level Support

• IEEE Standard 1149.1 Boundary Scan

• Onboard oscillator

• Devices operate with 3.3 V, 2.5 V, 1.8 V or 1.2 V

power supply

• IEEE 1532 compliant in-system programming